# UE4010 Summer 2006 Part A

Each part of each question carries equal marks.

The body effect may be ignored in each question.

The following equation is given for the drain current of an NMOS in saturation:

$$I_D = \frac{K_n^{'}W}{2L}(V_{GS} - V_{tn})^2 (1 + \lambda_n V_{DS})$$

For dc biasing calculations take  $\lambda_n = \lambda_p = 0$ .

In each question, capacitances other than those mentioned may be ignored.

### **Question 1**



Assume all transistors in the circuits shown in Figure 1a and 1b are biased in saturation.

- (i) Draw the small-signal equivalent circuit for the common-source stage shown in Figure 1a.
- (ii) Derive an expression for the small-signal voltage gain  $(v_{out}/v_{in})$  of this circuit in terms of the small-signal transistor parameters and  $R_{L1}$ .
- (iii) Calculate the small-signal voltage gain ( $v_{out}/v_{in}$ ) in dB if  $V_{DD}$ =5V,  $V_B$  = 1V,  $V_{tn}$  = 0.75V,  $K_n$  =200 $\mu$ A/V<sup>2</sup>. Assume R<sub>L</sub> << 1/g<sub>ds1</sub>. Transistor dimensions in microns, and resistor values are as shown in Figure 1a.
- (iv) The stage shown in Figure 1a is cascaded with a similar stage, as shown in Figure 1b.
- What value of I<sub>B</sub> is required so that M2 has the same gate bias voltage as M1? Calculate the small-signal voltage gain (v<sub>out</sub>/v<sub>in</sub>) in dB of the circuit in Figure 1b. Assume the source-follower stage has unity gain.

#### **Question 2**



Figure 2

Figure 2 shows a PMOS current mirror (M1, M2) with cascoded output. The bias voltage for the cascode is generated by the diode-connected PMOS M4, which is biased by a current source as shown.

For this question  $K_p = 50 \mu \text{A/V}^2$ ,  $V_{tp} = -750 \text{mV}$ ,  $V_{DD} = 3 \text{V}$ .

The device sizes of M1, M2 and M3 in microns are as indicated in Figure 2.

- (i) What is the maximum voltage at the drain of M2 such that M2 is just biased in saturation? If M4 has L=10μm, what is the required value of W for M4 such that M2 is just biased in saturation, assuming M3 is in saturation?
- (ii) What is then the maximum value of R<sub>L</sub> such that M3 is also biased in saturation?
- (iii) Given the bias conditions established in (i) and (ii), estimate the percentage inaccuracy of the current mirror due to the finite output conductance of M1 and M2. For this calculation take  $\lambda_p$ =0.04V<sup>-1</sup>.
- (iv) Estimate the 3 sigma percentage inaccuracy of the current mirror due to transistor V<sub>tp</sub> mismatch. Note: Assume the mismatch is normally distributed and that the 1 sigma V<sub>tp</sub> mismatch of a transistor pair (in mV) is given by

$$\sigma_{\Delta V_{tp}} = \frac{A_{V_{tp}}}{\sqrt{WL}}$$

Take  $A_{Vtp}$ = 10mV $\mu$ m.

## **Question 3**



Figure 3

For the questions below you may assume  $g_{m1}, g_{m2} >> g_{ds1}, g_{ds2}$  and that all devices are biased in saturation. Transistor dimensions in microns are as shown in Figure 3.

- (i) Figure 3 shows a CMOS inverter stage. The input signal v<sub>in</sub> is capacitively coupled into the stage through the capacitor C<sub>in</sub>.
  - Draw the small-signal model for this circuit.
- (ii) Ignoring all capacitances except C<sub>in</sub>, derive an expression for the high-frequency transfer function of the small-signal voltage gain (v<sub>out</sub>/v<sub>in</sub>) of the circuit shown in Figure 3.
- (iii) Calculate the break frequencies (i.e. pole and/or zero frequencies) if  $V_{DD}=3V$ ,  $V_{tn}=|V_{tp}|=0.7V$ ,  $K_n=200\mu A/V^2$ ,  $K_p=50\mu A/V^2$ ,  $C_{in}=1nF$ .
- (iv) Draw a Bode diagram of the gain response.
  - What is the value of gain at frequencies well above the break frequencies.

#### **Question 4**



For the circuits shown in Figure 4a and 4b, assume all transistors are operating in saturation. Only thermal noise sources need be considered.

Take Boltzmann's constant k=13.8X10<sup>-24</sup>J/°K, temperature T=300°K.

- (i) Draw the small-signal model for the circuit shown in Figure 4a.
  What is the low-frequency small-signal voltage gain (v<sub>out</sub>/v<sub>in</sub>) in terms of the small-signal parameters of M1 and M2?
  (ii) What is the input-referred noise voltage density in terms of the small-signal parameters of M1 and M2, Boltzmann's
- (ii) What is the input-referred noise voltage density in terms of the small-signal parameters of M1 and M2, Boltzmann's constant k and temperature T?
- (iii) Calculate the input-referred noise voltage density if  $g_{m1}$ =100 $\mu$ A/V,  $g_{m2}$ =40 $\mu$ A/V, $g_{ds1}$ = $g_{ds2}$ =2 $\mu$ A/V. What is the noise voltage density at the output? (Note: the units  $\mu$ A/V are equivalent to  $\mu$ S).
- (iv) The gain stage shown in Figure 4a is cascaded with an identical gain stage, with identical transistor dimensions and biasing conditions, as shown in Figure 4b. Calculate the input-referred noise voltage density of this circuit. What is the total input-referred noise in a bandwidth of 1MHz to 10MHz?